Skip to main content

CMOS Flash TDC with 0.84 – 1.3 ps Resolution Using Standard Cells

Research Authors
T. J. Yamaguchi, S. Komatsu1, M Abbas, K. Asada1, N. Khanh and J. Tandon
Research Department
Research Year
2012
Research Journal
RFIC 2012, Montreal- Canada
Research Rank
3
Research Abstract

This paper proposes a new flash time-to-digital converter (TDC) design, which incorporates deterministic, variable delay into the decision elements. These are implemented with cross-coupled NAND standard cells of variable transistor widths. Both experiment and simulation are used to validate this new design, which provides variable time-difference ranges by controlling the input slew rate. It is also possible to use the proposed flash TDC as a soft macro.